High-level Estimation and Exploration of Reliability for Multi-Processor System-on-Chip
This book introduces a novel framework for accurately modeling the errors in nanoscale CMOS technology and developing a smooth tool flow at high-level design abstractions to estimate and mitigate the effects of errors. The book presents novel techniques for high-level fault simulation and reliabilit...
Main Authors: | , |
---|---|
Format: | eBook |
Language: | English |
Published: |
Singapore
Springer Nature Singapore
2018, 2018
|
Edition: | 1st ed. 2018 |
Series: | Computer Architecture and Design Methodologies
|
Subjects: | |
Online Access: | |
Collection: | Springer eBooks 2005- - Collection details see MPG.ReNa |
Summary: | This book introduces a novel framework for accurately modeling the errors in nanoscale CMOS technology and developing a smooth tool flow at high-level design abstractions to estimate and mitigate the effects of errors. The book presents novel techniques for high-level fault simulation and reliability estimation as well as architecture-level and system-level fault tolerant designs. It also presents a survey of state-of-the-art problems and solutions, offering insights into reliability issues in digital design and their cross-layer countermeasures. |
---|---|
Physical Description: | XX, 197 p. 104 illus., 72 illus. in color online resource |
ISBN: | 9789811010736 |