|
|
|
|
LEADER |
02904nmm a2200301 u 4500 |
001 |
EB000736849 |
003 |
EBX01000000000000000588281 |
005 |
00000000000000.0 |
007 |
cr||||||||||||||||||||| |
008 |
140407 ||| eng |
020 |
|
|
|a 9783319032214
|
100 |
1 |
|
|a Vashchenko, Vladislav
|
245 |
0 |
0 |
|a System Level ESD Protection
|h Elektronische Ressource
|c by Vladislav Vashchenko, Mirko Scholz
|
250 |
|
|
|a 1st ed. 2014
|
260 |
|
|
|a Cham
|b Springer International Publishing
|c 2014, 2014
|
300 |
|
|
|a XVIII, 320 p. 295 illus., 12 illus. in color
|b online resource
|
505 |
0 |
|
|a System 1 Level ESD design -- System Level Test Methods -- On-Chip System Level ESD Devices and Clamps -- Latch-up at System-Level Stress -- IC and Systemn ESD Co-Design
|
653 |
|
|
|a Electronics and Microelectronics, Instrumentation
|
653 |
|
|
|a Electronic circuits
|
653 |
|
|
|a Electronics
|
653 |
|
|
|a Electronic Circuits and Systems
|
700 |
1 |
|
|a Scholz, Mirko
|e [author]
|
041 |
0 |
7 |
|a eng
|2 ISO 639-2
|
989 |
|
|
|b Springer
|a Springer eBooks 2005-
|
028 |
5 |
0 |
|a 10.1007/978-3-319-03221-4
|
856 |
4 |
0 |
|u https://doi.org/10.1007/978-3-319-03221-4?nosfx=y
|x Verlag
|3 Volltext
|
082 |
0 |
|
|a 621.3815
|
520 |
|
|
|a This book addresses key aspects of analog integrated circuits and systems design related to system level electrostatic discharge (ESD) protection. It is an invaluable reference for anyone developing systems-on-chip (SoC) and systems-on-package (SoP), integrated with system-level ESD protection. The book focuses on both the design of semiconductor integrated circuit (IC) components with embedded, on-chip system level protection and IC-system co-design. The readers will be enabled to bring the system level ESD protection solutions to the level of integrated circuits, thereby reducing or completely eliminating the need for additional, discrete components on the printed circuit board (PCB) and meeting system-level ESD requirements. The authors take a systematic approach, based on IC-system ESD protection co-design. A detailed description of the available IC-level ESD testing methods is provided, together with a discussion of the correlation between IC-level and system-level ESD testing methods. The IC-level ESD protection design is demonstrated with representative case studies which are analyzed with various numerical simulations and ESD testing. The overall methodology for IC-system ESD co-design is presented as a step-by-step procedure that involves both ESD testing and numerical simulations. • Provides a systematic approach for on-chip ESD protection design for system-level IC pins; • Describes a system-level co-design methodology, which uses external system level ESD protection components, together with on-chip ESD protection structure; • Includes a comprehensive description of wafer- level and component-level test methodologies and numerical simulations
|