ASIC/SoC Functional Design Verification A Comprehensive Guide to Technologies and Methodologies

This book describes in detail all required technologies and methodologies needed to create a comprehensive, functional design verification strategy and environment to tackle the toughest job of guaranteeing first-pass working silicon The author outlines all of the verification sub-fields at a high l...

Full description

Bibliographic Details
Main Author: Mehta, Ashok B.
Format: eBook
Language:English
Published: Cham Springer International Publishing 2018, 2018
Edition:1st ed. 2018
Subjects:
Online Access:
Collection: Springer eBooks 2005- - Collection details see MPG.ReNa
LEADER 02879nmm a2200325 u 4500
001 EB001492968
003 EBX01000000000000000922557
005 00000000000000.0
007 cr|||||||||||||||||||||
008 170703 ||| eng
020 |a 9783319594187 
100 1 |a Mehta, Ashok B. 
245 0 0 |a ASIC/SoC Functional Design Verification  |h Elektronische Ressource  |b A Comprehensive Guide to Technologies and Methodologies  |c by Ashok B. Mehta 
250 |a 1st ed. 2018 
260 |a Cham  |b Springer International Publishing  |c 2018, 2018 
300 |a XXXI, 328 p. 175 illus., 160 illus. in color  |b online resource 
505 0 |a Chapter 1.Introduction -- Chapter 2.Functional Verification- Challeenges and Solution -- Chapter 3.SystemVerilog Paradigm -- Chapter 4. UVM -- Chapter 5.CRV -- Chapter 6.SVA -- Chapter 7.SFC -- Chapter 8.CDC -- Chapter 9.Low Power Verification -- Chapter 10. Static Verification -- Chapter 11.ESL -- Chapter 12. Hardware/Software Co-verification -- Chapter 13 -- Analog Mixed Signals Verification -- Chapter 14 -- SOC Interconnect Verification -- Chapter 15. The Complete Product Design Lifecycle -- Chapter 16. Voice Over IP -- Chapter 17. Cache Memory Subsystem Verification: UVM Agent Based -- Chapter 18. Cache Memory Subsystem Verification: ISS Based 
653 |a Electronic circuits 
653 |a Logic design 
653 |a Logic Design 
653 |a Processor Architectures 
653 |a Microprocessors 
653 |a Electronic Circuits and Systems 
653 |a Computer architecture 
041 0 7 |a eng  |2 ISO 639-2 
989 |b Springer  |a Springer eBooks 2005- 
028 5 0 |a 10.1007/978-3-319-59418-7 
856 4 0 |u https://doi.org/10.1007/978-3-319-59418-7?nosfx=y  |x Verlag  |3 Volltext 
082 0 |a 621.3815 
520 |a This book describes in detail all required technologies and methodologies needed to create a comprehensive, functional design verification strategy and environment to tackle the toughest job of guaranteeing first-pass working silicon The author outlines all of the verification sub-fields at a high level, with just enough depth to allow a manager/decision maker or an engineer to grasp the field which can then be pursued in detail with the provided references. He describes in detail industry standard technologies such as UVM (Universal Verification Methodology), SVA (SystemVerilog Assertions), SFC (SystemVerilog Functional Coverage), CDV (Coverage Driven Verification), Low Power Verification (Unified Power Format UPF), AMS (Analog Mixed Signal) verification, Virtual Platform TLM2.0/ESL (Electronic System Level) methodology, Static Formal Verification, Logic Equivalency Check (LEC), Hardware Acceleration, Hardware Emulation, Hardware/Software Co-verification, Power Performance Area (PPA)analysis on a virtual platform, Reuse Methodology from Algorithm/ESL to RTL, and other overall methodologies