Field-Programmable Logic and Applications 5th International Workshop, FPL '95, Oxford, United Kingdom, August 29 - September 1, 1995. Proceedings

This volume constitutes the proceedings of the Fifth International Workshop on Field-Programmable Logic and Its Applications, FPL '95, held in Oxford, UK in August/September 1995. The volume presents 46 full revised papers carefully selected by the program committee from a large number and wide...

Full description

Bibliographic Details
Other Authors: Moore, Will (Editor), Luk, Wayne (Editor)
Format: eBook
Language:English
Published: Berlin, Heidelberg Springer Berlin Heidelberg 1995, 1995
Edition:1st ed. 1995
Series:Lecture Notes in Computer Science
Subjects:
Online Access:
Collection: Springer Book Archives -2004 - Collection details see MPG.ReNa
LEADER 05247nmm a2200445 u 4500
001 EB000655973
003 EBX01000000000000000509055
005 00000000000000.0
007 cr|||||||||||||||||||||
008 140122 ||| eng
020 |a 9783540447863 
100 1 |a Moore, Will  |e [editor] 
245 0 0 |a Field-Programmable Logic and Applications  |h Elektronische Ressource  |b 5th International Workshop, FPL '95, Oxford, United Kingdom, August 29 - September 1, 1995. Proceedings  |c edited by Will Moore, Wayne Luk 
250 |a 1st ed. 1995 
260 |a Berlin, Heidelberg  |b Springer Berlin Heidelberg  |c 1995, 1995 
300 |a XII, 456 p  |b online resource 
505 0 |a An assessment of the suitability of FPGA-based systems for use in digital signal processing -- An FPGA prototype for a multiplierless FIR filter built using the logarithmic number system -- Bit-serial FIR filters with CSD coefficients for FPGAs -- A self-validating temperature sensor implemented in FPGAs -- Developing interface libraries for reconfigurable data acquisition boards -- Prototype generation of application specific embedded controllers for microsystems -- A hardware genetic algorithm for the traveling salesman problem on Splash 2 -- Modular architecture for real-time astronomical image processing with FPGA -- A programmable I/O system for real-time AC drive control applications -- Reconfigurable logic for fault tolerance -- Supercomputing with reconfigurable architectures -- Automatic synthesis of parallel programs targeted to dynamically reconfigurable logic arrays -- Prototyping environment for dynamically reconfigurable logic --  
505 0 |a Some notes on power management on FPGA-based systems -- An automatic technique for realising user interaction processing in PLD based systems -- Proper use of hierarchy in HDL-based high density FGPA design -- Compiling regular arrays onto FPGAs -- Compiling Ruby into FPGAs -- The CSYN verilog compiler and other tools -- A VHDL design methodology for FPGAs -- VHDL-based rapid hardware prototyping using FPGA technology -- Integer programming for partitioning in software oriented codesign -- Test standard serves dual role as on-board programming solution -- Advanced method for industry related education with an FPGA design self-learning kit -- FPGA implementation of a rational adder -- FPLD-implementation of computations over finite fields GF(2m) with applications to error control coding -- Implementation of Fast Fourier Transforms andDiscrete Cosine Transforms in FPGAs -- Implementation of a 2-D fast Fourier transform on an FPGA-based custom computing machine --  
505 0 |a Implementation approaches for reconfigurable logic applications -- Use of reconfigurability in variable-length code detection at video rates -- Classification and performance of reconfigurable architectures 
505 0 |a The design of a new FPGA architecture -- Migration of a dual granularity globally interconnected PLD architecture to a 0.5? TLM process -- Self-timed FPGA systems -- The XC6200 FastMap™ processor interface -- The Teramac configurable compute engine -- Telecommunication-oriented FPGA and dedicated CAD system -- A configurable logic processor for machine vision -- Extending DSP-boards with FPGA-based structures of interconnection -- High-speed region detection and labeling using an FPGA-based custom computing platform -- Using FPGAS as control support in MIMD executions -- Customised hardware based on the REDOC III algorithm for high performance data ciphering -- Using reconfigurable hardware to speed up product development and performance -- Creation of hardware objects in a reconfigurable computer -- Rapid hardware prototyping of Digital Signal Processing systems using Field Programmable Gate Arrays -- Delay minimal mapping of RTL structures onto LUT based FPGAs --  
653 |a Computer systems 
653 |a Electronics and Microelectronics, Instrumentation 
653 |a Software engineering 
653 |a Computer System Implementation 
653 |a Computer-Aided Engineering (CAD, CAE) and Design 
653 |a Software Engineering 
653 |a Computer-aided engineering 
653 |a Telecommunication 
653 |a Logic design 
653 |a Logic Design 
653 |a Communications Engineering, Networks 
653 |a Electronics 
700 1 |a Luk, Wayne  |e [editor] 
041 0 7 |a eng  |2 ISO 639-2 
989 |b SBA  |a Springer Book Archives -2004 
490 0 |a Lecture Notes in Computer Science 
028 5 0 |a 10.1007/3-540-60294-1 
856 4 0 |u https://doi.org/10.1007/3-540-60294-1?nosfx=y  |x Verlag  |3 Volltext 
082 0 |a 004.2 
520 |a This volume constitutes the proceedings of the Fifth International Workshop on Field-Programmable Logic and Its Applications, FPL '95, held in Oxford, UK in August/September 1995. The volume presents 46 full revised papers carefully selected by the program committee from a large number and wide range of submissions. The papers document the progress achieved since the predecessor conference (see LNCS 849). They are organized in sections on architectures, platforms, tools, arithmetic and signal processing, embedded systems and other applications, and reconfigurable design and models