Advanced HDL Synthesis and SOC Prototyping RTL Design Using Verilog

This book describes RTL design using Verilog, synthesis and timing closure for System On Chip (SOC) design blocks. It covers the complex RTL design scenarios and challenges for SOC designs and provides practical information on performance improvements in SOC, as well as Application Specific Integrat...

Full description

Bibliographic Details
Main Author: Taraate, Vaibbhav
Format: eBook
Language:English
Published: Singapore Springer Nature Singapore 2019, 2019
Edition:1st ed. 2019
Subjects:
Online Access:
Collection: Springer eBooks 2005- - Collection details see MPG.ReNa
LEADER 02432nmm a2200313 u 4500
001 EB001858768
003 EBX01000000000000001022864
005 00000000000000.0
007 cr|||||||||||||||||||||
008 190101 ||| eng
020 |a 9789811087769 
100 1 |a Taraate, Vaibbhav 
245 0 0 |a Advanced HDL Synthesis and SOC Prototyping  |h Elektronische Ressource  |b RTL Design Using Verilog  |c by Vaibbhav Taraate 
250 |a 1st ed. 2019 
260 |a Singapore  |b Springer Nature Singapore  |c 2019, 2019 
300 |a XXI, 307 p. 263 illus., 196 illus. in color  |b online resource 
505 0 |a Introduction -- SOC Design -- RTL Design Guidelines -- RTL Design and Verification -- Processor cores and Architecture design -- Buses and protocols in SOC designs -- DSP Algorithms and Video Processing -- ASIC and FPGA Synthesis -- Static Timing Analysis -- SOC Prototyping -- SOC Prototyping guidelines -- Design Integration and SOC synthesis -- Interconnect delays and Timing -- SOC Prototyping and debug techniques -- Testing at the board level 
653 |a Microprogramming  
653 |a Control Structures and Microprogramming 
653 |a Electronic circuits 
653 |a Logic design 
653 |a Logic Design 
653 |a Electronic Circuits and Systems 
041 0 7 |a eng  |2 ISO 639-2 
989 |b Springer  |a Springer eBooks 2005- 
028 5 0 |a 10.1007/978-981-10-8776-9 
856 4 0 |u https://doi.org/10.1007/978-981-10-8776-9?nosfx=y  |x Verlag  |3 Volltext 
082 0 |a 621.3815 
520 |a This book describes RTL design using Verilog, synthesis and timing closure for System On Chip (SOC) design blocks. It covers the complex RTL design scenarios and challenges for SOC designs and provides practical information on performance improvements in SOC, as well as Application Specific Integrated Circuit (ASIC) designs. Prototyping using modern high density Field Programmable Gate Arrays (FPGAs) is discussed in this book with the practical examples and case studies. The book discusses SOC design, performance improvement techniques, testing and system level verification, while also describing the modern Intel FPGA/XILINX FPGA architectures and their use in SOC prototyping. Further, the book covers the Synopsys Design Compiler (DC) and Prime Time (PT) commands, and how they can be used to optimize complex ASIC/SOC designs. The contents of this book will be useful to students and professionals alike