Learning from VLSI Design Experience

This book shares with readers practical design knowledge gained from the author’s 24 years of IC design experience. The author addresses issues and challenges faced commonly by IC designers, along with solutions and workarounds. Guidelines are described for tackling issues such as clock domain cross...

Full description

Bibliographic Details
Main Author: Lee, Weng Fook
Format: eBook
Language:English
Published: Cham Springer International Publishing 2019, 2019
Edition:1st ed. 2019
Subjects:
Online Access:
Collection: Springer eBooks 2005- - Collection details see MPG.ReNa
LEADER 02516nmm a2200325 u 4500
001 EB001859333
003 EBX01000000000000001023429
005 00000000000000.0
007 cr|||||||||||||||||||||
008 190101 ||| eng
020 |a 9783030032388 
100 1 |a Lee, Weng Fook 
245 0 0 |a Learning from VLSI Design Experience  |h Elektronische Ressource  |c by Weng Fook Lee 
250 |a 1st ed. 2019 
260 |a Cham  |b Springer International Publishing  |c 2019, 2019 
300 |a XXIX, 214 p. 141 illus., 55 illus. in color  |b online resource 
505 0 |a Chapter 1. Introduction -- Chapter 2. Design Methodology and Flow -- Chapter 3. Multiple Clock Design -- Chapter 4. Latch Inference -- Chapter 5. Design for Test -- Chapter 6. Signed Verilog -- Chapter 7. State Machine -- Chapter 8. RTL Coding Guideline -- Chapter 9. Code Coverage. 
653 |a Electronics and Microelectronics, Instrumentation 
653 |a Electronic circuits 
653 |a Processor Architectures 
653 |a Microprocessors 
653 |a Electronics 
653 |a Electronic Circuits and Systems 
653 |a Computer architecture 
041 0 7 |a eng  |2 ISO 639-2 
989 |b Springer  |a Springer eBooks 2005- 
028 5 0 |a 10.1007/978-3-030-03238-8 
856 4 0 |u https://doi.org/10.1007/978-3-030-03238-8?nosfx=y  |x Verlag  |3 Volltext 
082 0 |a 621.3815 
520 |a This book shares with readers practical design knowledge gained from the author’s 24 years of IC design experience. The author addresses issues and challenges faced commonly by IC designers, along with solutions and workarounds. Guidelines are described for tackling issues such as clock domain crossing, using lockup latch to cross clock domains during scan shift, implementation of scan chains across power domain, optimization methods to improve timing, how standard cell libraries can aid in synthesis optimization, BKM (best known method) for RTL coding, test compression, memory BIST, usage of signed Verilog for design requiring +ve and -ve calculations, state machine, code coverage and much more. Numerous figures and examples are provided to aid the reader in understanding the issues and their workarounds. Addresses practical design issues and their workarounds; Discusses issues such as CDC, crossing clock domain in shift, scan chains across power domain,timing optimization, standard cell library influence on synthesis, DFT, code coverage, state machine; Provides readers with an RTL coding guideline, based on real experience