High Performance Embedded Architectures and Compilers : Fourth International Conference, HiPEAC 2009

This book constitutes the refereed proceedings of the Fourth International Conference on High Performance Embedded Architectures and Compilers, HiPEAC 2009, held in Paphos, Cyprus, in January 2009. The 27 revised full papers presented together with 2 invited keynote paper were carefully reviewed and...

Full description

Corporate Author: SpringerLink (Online service)
Other Authors: Seznec, André (Editor), Emer, Joel (Editor), O'Boyle, Michael (Editor), Martonosi, Margaret (Editor)
Format: eBook
Language:English
Published: Berlin, Heidelberg Springer Berlin Heidelberg 2009, 2009
Edition:1st ed. 2009
Series:Theoretical Computer Science and General Issues
Subjects:
Online Access:
Collection: Springer eBooks 2005- - Collection details see MPG.ReNa
LEADER 03615nmm a2200457 u 4500
001 EB000381694
003 EBX01000000000000000234746
005 00000000000000.0
007 cr|||||||||||||||||||||
008 130626 ||| eng
020 |a 9783540929901 
100 1 |a Seznec, André  |e [editor] 
245 0 0 |a High Performance Embedded Architectures and Compilers  |h Elektronische Ressource  |b Fourth International Conference, HiPEAC 2009  |c edited by André Seznec, Joel Emer, Michael O'Boyle, Margaret Martonosi, Theo Ungerer 
250 |a 1st ed. 2009 
260 |a Berlin, Heidelberg  |b Springer Berlin Heidelberg  |c 2009, 2009 
300 |a XIII, 420 p  |b online resource 
505 0 |a Challenges on the Road to Exascale Computing -- Keynote: Compilers in the Manycore Era -- I Dynamic Translation and Optimisation -- Steal-on-Abort: Improving Transactional Memory Performance through Dynamic Transaction Reordering -- Predictive Runtime Code Scheduling for Heterogeneous Architectures -- Collective Optimization -- High Speed CPU Simulation Using LTU Dynamic Binary Translation -- II Low Level Scheduling -- Integrated Modulo Scheduling for Clustered VLIW Architectures -- Software Pipelining in Nested Loops with Prolog-Epilog Merging -- A Flexible Code Compression Scheme Using Partitioned Look-Up Tables -- III Parallelism and Resource Control -- MLP-Aware Runahead Threads in a Simultaneous Multithreading Processor -- IPC Control for Multiple Real-Time Threads on an In-Order SMT Processor -- A Hardware Task Scheduler for Embedded Video Processing -- Finding Stress Patterns in Microprocessor Workloads -- IV Communication --  
505 0 |a An Efficient Approach for Managing Shared Caches in Chip Multiprocessors -- In-Network Caching for Chip Multiprocessors -- VIII Parallel Embedded Applications -- Parallel LDPC Decoding on the Cell/B.E. Processor -- Parallel H.264 Decoding on an Embedded Multicore Processor 
505 0 |a Hybrid Dataflow Graph Execution in the Issue Logic -- Compiler Controlled Speculation for Power Aware ILP Extraction in Dataflow Architectures -- VII Cache Issues -- Revisiting Cache Block Superloading --  
653 |a Computer Communication Networks 
653 |a Processor Architectures 
653 |a Computer science 
653 |a Computer network architectures 
653 |a Computer Communication Networks 
653 |a Arithmetic and Logic Structures 
653 |a Logic design 
653 |a Computer System Implementation 
653 |a Data transmission systems 
653 |a Input/Output and Data Communications 
653 |a Logic Design 
700 1 |a Emer, Joel  |e [editor] 
700 1 |a O'Boyle, Michael  |e [editor] 
700 1 |a Martonosi, Margaret  |e [editor] 
710 2 |a SpringerLink (Online service) 
041 0 7 |a eng  |2 ISO 639-2 
989 |b Springer  |a Springer eBooks 2005- 
490 0 |a Theoretical Computer Science and General Issues 
856 |u https://doi.org/10.1007/978-3-540-92990-1?nosfx=y  |x Verlag  |3 Volltext 
082 0 |a 003.3 
520 |a This book constitutes the refereed proceedings of the Fourth International Conference on High Performance Embedded Architectures and Compilers, HiPEAC 2009, held in Paphos, Cyprus, in January 2009. The 27 revised full papers presented together with 2 invited keynote paper were carefully reviewed and selected from 97 submissions. The papers are organized in topical sections on dynamic translation and optimisation, low level scheduling, parallelism and resource control, communication, mapping for CMPs, power, cache issues as well as parallel embedded applications